### CMOS Delay-7 (H.8) Delay Model

20170210

Copyright (c) 2015 - 2016 Young W. Lim.

Permission is granted to copy, distribute and/or modify this document under the terms of the GNU Free Documentation License, Version 1.2 or any later version published by the Free Software Foundation; with no Invariant Sections, no Front-Cover Texts, and no Back-Cover Texts. A copy of the license is included in the section entitled "GNU Free Documentation License".

| • | References                                                                         |
|---|------------------------------------------------------------------------------------|
|   |                                                                                    |
|   | Como Figuros from the following sites                                              |
|   | Some Figures from the following sites                                              |
|   | [1] http://pages.hmc.odu/harris/cmosylsi/4o/indox.html                             |
|   | [1] http://pages.hmc.edu/harris/cmosvlsi/4e/index.html<br>Weste & Harris Book Site |
|   | [2] Introduction to VLSI Circuits and Systems, Uyemura                             |
|   | [2] en.wikipedia.org                                                               |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |
|   |                                                                                    |

B: Device Transconductance Parameter

k: Process Transconductance Parameter

ル: Electron / Hole Mobility

PMOS 
$$\beta_P = k_P' \left( \frac{\omega}{L} \right)_P$$
  $k_P' = \mu_P C_{ox}$   $C_{ox} = \frac{\epsilon_{ox}}{t_{ox}}$ 

$$n MOS$$
  $\beta_n = k'_n \left(\frac{\omega}{L}\right)_n$   $k'_n = \mu_n C_{ox}$   $C_{ox} = \frac{\varepsilon_{ox}}{t_{ox}}$ 

PMOS 
$$\beta_P = \mu_P \frac{\epsilon_{ox}}{t_{ox}} \left(\frac{\omega}{L}\right)_P$$

$$n MOS$$
  $\beta_n = \mu_n \frac{\epsilon_{ox}}{t_{ox}} \left(\frac{\omega}{L}\right)_n$ 

Saturation Current

$$I_{dp} = \frac{\beta_p}{2} \left( V_{GSN} - |V_{Tp}| \right)^2 \qquad V_{Tp} < 0$$

$$I_{dn} = \frac{\rho_n}{2} \left( V_{GSn} - V_{Tn} \right)^2 \qquad V_{Tn} > 0$$

$$\frac{\beta_n}{\beta_p} = \frac{k'_n \left(\frac{\omega}{L}\right)_n}{k'_p \left(\frac{\omega}{L}\right)_p}$$

$$\frac{k'_n}{k'_p} = 2 \sim 3$$

$$\frac{k'_n}{k'_p} - \frac{\mu_n}{\mu_p} = r$$

$$\frac{\beta_{n}}{\beta_{p}} = \frac{k'_{n} \left(\frac{\omega}{\omega}\right)_{n}}{k'_{p} \left(\frac{\omega}{\omega}\right)_{p}}$$



$$R_{n} = \frac{1}{\beta_{n} (V_{pp} - V_{T_{n}})}$$

$$R_{p} = \frac{1}{\beta_{n} (V_{pp} - V_{T_{n}})}$$

Fall time tf 
$$T_n = R_n C_{out}$$
  
rise time tr  $T_p = R_p C_{out}$   
 $C_{out} = C_{para} + C_L$ 

| fall time              | $t_f = 2.2  T_n = \ln 9  T_n$                                                       | 0.9 Upp -> 0.1 Vpp      |
|------------------------|-------------------------------------------------------------------------------------|-------------------------|
| rise time              | tr = 2.2 Tp = ln 9 Zp                                                               | 0.1 Vpp -> 0.9 Vpp      |
| propagation delay time | $t_p = \frac{1}{2} (t_{pf} + t_{pr})$<br>= 0.35(t <sub>pf</sub> + t <sub>pr</sub> ) | 0.5 Vpp -> 0.5 Vpp      |
| propagation fall time  | tpf = 0.η ζη = ln 2 ζη                                                              | Vpb → O.5 Vbb           |
| propagation rise time  | tpr = 0.7 Tp = ln 2 Tp                                                              | 0 → 0.5 V <sub>Pb</sub> |
|                        | $\frac{7_n = Rn(Cpara + C_1)}{T_n = n(C_1 + C_2)}$                                  |                         |
|                        | Tp = Rp (Cpana + CL)                                                                |                         |

Cout = Cpara + C1

$$\left(\frac{W}{L}\right)_{p} = \gamma \left(\frac{W}{L}\right)_{n}$$

$$\gamma = \frac{\mu_n}{\mu_p} = \frac{k_n}{k_p} > 1$$

$$\begin{cases} V_{\text{out}}(t) = V_{\text{pv}}(1 - e^{-t/z}) \\ V_{\text{out}}(t) = V_{\text{pv}}e^{-t/z} \end{cases}$$

#### Generic Switching Delay

$$ts = t_0 + \alpha C_L \Rightarrow t_s = t_r - t_f$$

#### Generic Switching Delay



to: zero delay x: slope









reference case

Generic Switching Delay of

$$ts_1 = t_0 + \alpha C_{21}$$
  
=  $t_0 + \alpha C_{in}$ 

the channel length L assumed

$$Cin = Cox L (W_n + W_p)$$

$$= Cox L (W_n + Y W_p)$$

$$= Cox L W_n \cdot (1 + Y)$$

$$= Cox L W_n \cdot (1 + Y)$$

When CL>>> Cin





to minimize ts

Speed V.s. area tradeoff

$$ts = t_0 + \alpha C_L t \approx RC$$

$$\alpha \propto \frac{1}{\beta(V_{pp}-V_T)} C_L$$

to minimize ts

Speed V.s. area tradeoff

Scaling Factor S

$$R' = \frac{R}{\sqrt{3}}$$

$$\alpha' = \alpha$$

$$ts = t_0 + \frac{\alpha}{\beta} C_L$$

Compensation Factor S



enables a NOT gate drive larger values of CL

If  $C_{L}=5$  Cin (increased by the scaling factor \$)

then the switching time is the same

# RC Delay Model































### Linear Delay Model







### FET RC Model

$$R_n = \frac{\sqrt{psn}}{I_{bn}}$$

(a) small 
$$V_{DSn}$$
  $V_{ps_n}^2 \approx 0$ 

$$V_{ps_n}^2 \approx 0$$

$$R_{n} = \frac{2}{\beta_{n} \left[ 2(V_{GS_{n}} - V_{I_{n}}) - V_{DS_{n}} \right]} \qquad (b)$$

$$V_{Rr} \neq 0$$

Saturated 
$$\begin{cases} R_n = \frac{2V_{DSn}}{\beta_n (V_{GSn} - V_{In})^2}$$



$$R_n \propto \frac{1}{\beta_n}$$
  $\beta_n = k_n \left(\frac{W}{L}\right)_n$ 

$$R_{n} = \frac{\eta}{\beta_{n}(V_{pv-}V_{Tn})} \qquad \eta = \iota \sim b$$

largest possible Vasn

$$R_n = \frac{1}{\beta_n(V_{DD}-V_{Tn})}$$
  $\Omega$   $\eta = 1$ 

# MUS Capacitance



$$C_{GS} = \frac{1}{2} C_{G}$$

$$C_{GD} = \frac{1}{2} C_{G}$$

# Junction Capacitance

Apri: area of p-n junction

VR: the revense bias voltage

Co: Zero-bias capacitance (UR=0)

$$C = \frac{C_o}{\left(1 + \frac{V_R}{\phi_o}\right)^{m_j}}$$

mj: grading coefficient

Øo: built-in potential

mj, \$0 & doping characteristics

$$\phi_{\circ} = \left(\frac{kT}{g}\right) \operatorname{Im}\left[\frac{N_{A}N_{A}}{\eta_{i}^{2}}\right]$$

for an abrupt (step) junction

for a linearly graded function



#### bottom

#### Sidewall





$$Asw = 2(N \cdot x_j) + 2(X \cdot x_j)$$

$$= x_j P_{SW} = x_j (2N + 2X)$$

$$C_{bit} = C_j A_{bot}$$

$$C_{su} = C_j A_{su}$$

$$= C_j X_j P_{su}$$

$$= C_{jsu} P_{sw}$$

Abot = XW
$$Asw = 2(W \cdot x_j) + 2(X \cdot x_j)$$

$$P_{sw} = (2W + 2X)$$

$$C_{jsw} = C_{j} x_{j}$$

for overlap X < X + Lo

the total zero-bias capacitance of nt region

$$C_{\eta} = C_{bit} + C_{5i}\omega$$
  
=  $C_{j}$  Abot +  $C_{j5i}\omega$  Psu







$$C_{D} = C_{GD} + C_{DB}$$

non-linear version

$$C_{\eta} = \frac{C_{j} h_{bt}}{\left(|+\frac{v}{\phi_{b}}\right)^{h_{j}}} + \frac{C_{jsv} p_{sw}}{\left(|+\frac{v}{\phi_{osv}}\right)^{m_{jsv}}}$$

V : reverse voltage

Mj: grading coefficients bottom

φ.: buit-in potential

Mjsu: grading coefficients ) sidewalls

φ<sub>osw</sub>! buit-in potential

$$C_{\text{D}} = C_{\text{G}} + C_{\text{D}}$$

$$C_{\text{D}} = C_{\text{G}} + C_{\text{D}}$$

$$C_{qs} = \frac{1}{2} C_q$$
  $C_{pB} = C_m$   
 $C_{qp} = \frac{1}{2} C_q$   $C_{pB} = C_m$ 

$$G = C_{ix} W L'$$
 $C_{ix} = C_{ix} \{ x W + 2x_{ix}(W + x) \}$ 

gate cap junction cap



## PFET Characteristics

$$C_{0X} = \frac{\mathcal{E}_{0X}}{t_{0X}}$$

$$I_{Dp} = \frac{\beta_{p}}{2} \left( V_{S_{6p}} - |V_{T_{p}}| \right)^{2}$$

$$\beta_P = k_P \left( \frac{W}{L} \right)_P$$

$$r = \frac{\mu_0}{\mu_p} = 2 \sim 3$$

$$\beta_n = K'_n \left(\frac{W}{L}\right)_n$$

$$\beta_p = K'_p \left(\frac{W}{L}\right)_p$$

$$I_{pp} = \frac{\langle S_p \rangle}{2} \left[ 2 \left( V_{S_{pp}} - |V_{tp}| \right) V_{SD_p} - V_{SD_p}^2 \right]$$

$$I_{bp} = \frac{\beta_p}{2} \left[ V_{s_{\theta}p} - |V_{t_p}| \right]^2$$

$$R_{P} \propto \frac{1}{\beta_{P}} = \frac{1}{K'_{P}(\frac{\omega}{L})_{P}}$$



# Inventer Switching Characteristics

$$R_{n} = \frac{1}{\beta_{n} (V_{PD} - V_{T_{n}})}$$

$$R_{p} = \frac{1}{\beta_{p} (V_{PD} - |V_{Tp}|)}$$

$$C_{Dn} = C_{GPn} + C_{DBn} = \frac{1}{2} C_{ox} L'W_n + C_{jn} A_n + C_{jswn} P_n$$

$$C_{Dp} = C_{Gpp} + C_{DBp} = \frac{1}{2} C_{ox} L'W_p + C_{jp} A_p + C_{jswp} P_p$$

$$C_L = 3 C_{in}$$

$$i = -C_{out} \frac{dV_{out}}{dt} = \frac{V_{out}}{R_n}$$

$$t = z_n \ln \left( \frac{V_{ob}}{V_{out}} \right)$$

$$t_f = t_y - t_x = 7_{\eta} \ln\left(\frac{V_{DD}}{0.1 V_{DD}}\right) - 7_{\eta} \ln\left(\frac{V_{DD}}{0.9 V_{DD}}\right)$$
$$= 7_{\eta} \ln(9)$$

$$t_{HL} = t_f \cong 2.27\eta$$

$$i = -C_{out} \frac{dV_{out}}{dt} = \frac{V_{DD} - V_{out}}{R_{P}}$$

$$t = \tau_p \ln \left( \frac{V_{ob}}{V_{out}} \right)$$

$$t_f = t_r - t_u = \tau_p \ln\left(\frac{V_{pp}}{o.|V_{pp}}\right) - \tau_n \ln\left(\frac{V_{pp}}{o.9|V_{pp}}\right)$$

$$= \tau_p \ln(9)$$

# Propagation Delay

### General Analysis

$$t_r = 2.2 R_p ((FGT + CL)) = 2.2 R_p (out t_f = 2.2 R_n ((FGT + CL))) = 2.2 R_n (out t_f = 2.2 R_n (out t_$$

$$t_r = t_{ro} + \alpha_p C_L$$
  
 $t_f = t_{ro} + \alpha_n C_L$ 

$$(l = 0 \rightarrow t_r = t_{ro} \approx 2.1 \text{ p} \text{ C}_{\text{FET}}$$
 $(l = 0 \rightarrow t_f = t_{ro} \approx 2.1 \text{ p} \text{ C}_{\text{FET}}$ 

$$\alpha_p = 2.1 \, \text{Rp} = \frac{2.2}{\beta_p \left( V_{pp} - |V_{Tp}| \right)}$$

$$\alpha_n = 2.1 P_n = \frac{2.2}{\beta_n (V_{pp} - |V_{r_n}|)}$$

$$\beta p = k'_p \left( \frac{W}{L} \right)_p$$